The implementation of an SVP many-core processor and the evaluation of its memory architecture
暂无分享,去创建一个
[1] H. Peter Hofstee,et al. Introduction to the Cell multiprocessor , 2005, IBM J. Res. Dev..
[2] Chris R. Jesshope,et al. Strategies for Compiling µ TC to Novel Chip Multiprocessors , 2007, SAMOS.
[3] Kunle Olukotun,et al. Transactional coherence and consistency: simplifying parallel hardware and software , 2004, IEEE Micro.
[4] Sven-Bodo Scholz,et al. Single Assignment C: efficient support for high-level array operations in a functional setting , 2003, Journal of Functional Programming.
[5] Chris R. Jesshope,et al. Implementation and evaluation of a microthread architecture , 2009, J. Syst. Archit..
[6] Chris R. Jesshope. Operating Systems in silicon and the Dynamic Management of Resources in Many-Core Chips , 2008, Parallel Process. Lett..
[7] Chris R. Jesshope,et al. On-Chip COMA Cache-Coherence Protocol for Microgrids of Microthreaded Cores , 2007, Euro-Par Workshops.
[8] Chris R. Jesshope. muTC - An Intermediate Language for Programming Chip Multiprocessors , 2006, Asia-Pacific Computer Systems Architecture Conference.
[9] C. R. Jesshope,et al. Dynamic scheduling in RISC architectures , 1996 .