0.622-8.0 Gbps 150 mW serial IO macrocell with fully flexible preemphasis and equalization
暂无分享,去创建一个
R. Senthinathan | W.J. Dally | R. Farjad-Rad | Hiok-Taiq Ng | M.-J. Edward Lee | A. Nguyen | R. Rathi | J. Poulton | J. Edmondson | J. Tran | H. Yazdanmehr
[1] R. Senthinathan,et al. A second-order semi-digital clock recovery circuit based on injection locking , 2003, 2003 IEEE International Solid-State Circuits Conference, 2003. Digest of Technical Papers. ISSCC..
[2] William J. Dally,et al. A low-power multiplying DLL for low-jitter multigigahertz clock generation in highly integrated digital chips , 2002, IEEE J. Solid State Circuits.
[3] D. Inglis,et al. A CMOS low-power multiple 2.5-3.125-Gb/s serial link macrocellfor high IO bandwidth network ICs , 2002, IEEE Journal of Solid-State Circuits.
[4] William J. Dally,et al. A second-order semi-digital clock recovery circuit based on injection locking , 2003 .