Stresses from flip-chip assembly and underfill; measurements with the ATC4.1 assembly test chip and analysis by finite element method
暂无分享,去创建一个
We report the first measurements of in-situ flip-chip assembly mechanical stresses using a CMOS piezoresistive test chip repatterned with a fine pitch full area array. A special printed circuit board substrate was designed at Sandia and fabricated by the Hadco Corp. The flip-chip solder attach (FCA) and underfill was performed by a SEMATECH member company. The measured incremental stresses produced by the underfill are reported and discussed for several underfill materials used in this experiment. A FEM of a one-quarter section of the square assembly has been developed to compare with the measured as-assembled and underfill die surface stresses. The initial model utilized linear elastic constitutive models for the Si, solder, underfill, and PC board components. Detailed comparisons between theory and experiment are presented and discussed.
[1] J. N. Sweet,et al. Liquid encapsulant stress variations as measured with the ATCO4 assembly test chip , 1995, 1995 Proceedings. 45th Electronic Components and Technology Conference.
[2] James N. Sweet,et al. Die Stress Measurement Using Piezoresistive Stress Sensors , 1993 .
[3] Peter M. Hall,et al. Thermal Expansivity and Thermal Stress in Multilayered Structures , 1993 .