3D chip stack technology using through-chip interconnects
暂无分享,去创建一个
Ulrich Ramacher | Hans-Jörg Pfleiderer | Alexander Kaiser | Arne Heittmann | Markus Bschorr | Andreas Munding | Peter Benkart | Erhard Kohn | Holger Huebner | U. Ramacher | E. Kohn | H. Pfleiderer | A. Heittmann | A. Munding | A. Kaiser | P. Benkart | H. Huebner | M. Bschorr
[1] Nisha Checka,et al. Technology, performance, and computer-aided design of three-dimensional integrated circuits , 2004, ISPD '04.
[2] Shizhi Wang,et al. Diffusion barrier properties of TiW between Si and Cu , 1993 .
[3] Ulrich Ramacher,et al. Eine Test- und Ansteuerschaltung f ¨ ur eine neuartige 3D Verbindungstechnologie , 2005 .
[4] Daniel F. Baldwin,et al. High density, high aspect ratio through-wafer electrical interconnect vias for MEMS packaging , 2003 .
[5] E. Yablonovitch,et al. Extreme selectivity in the lift‐off of epitaxial GaAs films , 1987 .
[6] P. Ramm,et al. InterChip via technology for vertical system integration , 2001, Proceedings of the IEEE 2001 International Interconnect Technology Conference (Cat. No.01EX461).
[7] Said F. Al-Sarawi,et al. A Review of 3-D Packaging Technology , 1998 .
[8] H. Reichl,et al. Stackable system-on-packages with integrated components , 2004, IEEE Transactions on Advanced Packaging.
[9] C.W.C. Lin,et al. 3D stackable packages with bumpless interconnect technology , 2003, Proceedings of the 5th Electronics Packaging Technology Conference (EPTC 2003).
[10] Kazumasa Kioi,et al. Four-story Structured Character Recognition Sensor Image with 3D Integration , 1991, ESSDERC '91: 21st European Solid State Device Research Conference.
[11] Dorota Temple,et al. Advanced processing techniques for through-wafer interconnects , 2004 .