Estimation of GaAs static RAM performance
暂无分享,去创建一个
[1] Tomoko Mizutani,et al. Self-align implantation for n+-layer technology (SAINT) for high-speed GaAs ICs , 1982 .
[2] T. Tsuji,et al. Ion-implanted E/D-type GaAs IC technology , 1981 .
[3] M. Ohmori,et al. Analysis for optimum threshold voltage and load current of E-D-type GaAs DCFL circuits , 1981 .
[4] M. Ino,et al. Threshold voltage margin of normally-off GaAs MESFET in DCFL circuit , 1981, IEEE Electron Device Letters.
[5] S. P. Kowalczyk,et al. Reactivity and interface chemistry during Schottky-barrier formations: Metals on thin native oxides of GaAs investigated by x-ray photoelectron spectroscopy , 1981 .
[6] R. Zuleeg,et al. Analysis of GaAs FET's for integrated logic , 1980, IEEE Transactions on Electron Devices.
[7] W. Curtice. A MESFET Model for Use in the Design of GaAs Integrated Circuits , 1980 .
[8] I. Lindau,et al. Unified Mechanism for Schottky-Barrier Formation and III-V Oxide Interface States , 1980 .
[9] W. Oldham,et al. A MESFET model for circuit analysis , 1980 .
[10] R. Zuleeg,et al. Voltage-current characteristics of GaAs J-FET's in the hot electron range☆ , 1970 .
[11] R. Zuleeg,et al. GaAs junction FET LSI , 1980 .