A 1.2V 1Mbit embedded MRAM core with folded bit-line array architecture

A 1Mbit MRAM with a 0.81 /spl mu/m/sup 2/ 1-Transistor 1-Magnetic Tunnel Junction (1Tr-1MTJ) cell using 0.13 /spl mu/m 4LM logic technology has been produced. A folded-bitline sensing and common write word-line scheme with dummy row architecture achieves 100MHz random read cycle with n/sup +/ diffusion/Co-silicide read source lines. Employing a distributed gate voltage control scheme, high speed write current switching without write disturb by peak current even at 1.2V power supply is demonstrated.

[1]  J. Slaughter,et al.  A low power 1 Mbit MRAM based on 1T1MTJ bit cell integrated with copper interconnects , 2002, 2002 Symposium on VLSI Circuits. Digest of Technical Papers (Cat. No.02CH37302).

[2]  H. Hoenigschmid,et al.  A high-speed 128 Kbit MRAM core for future universal memory applications , 2003, 2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408).