An Efficient Phase-Locked Loop for Distorted Three-Phase Systems

This paper proposed an efficient phase-locked loop (PLL) that features zero steady-state error of phase and frequency under voltage sag, phase jump, harmonics, DC offsets and step-and ramp-changed frequency. The PLL includes the sliding Goertzel discrete Fourier transform (SGDFT) filter-based fundamental positive sequence component separator (FPSCS), the synchronousreference-frame PLL (SRF-PLL) and the secondary control path (SCP). In order to obtain an accurate fundamental positive sequence component, SGDFT filter is introduced as it features better filtering ability at the frequencies that are integer times of fundamental frequency. Meanwhile, the second order Lagrange-interpolation method is employed to approximate the actual sampling number including both integer and fractional parts as grid frequency may deviate from the rated value. Moreover, an improved SCP with single-step comparison filtering algorithm is employed as it updates reference angular frequency according to the FPSC, which promises a zero steady-state error of phase and improves the frequency tracking speed. In this paper, the mathematical model of the proposed PLL is constructed, its stability is analyzed. Also, design procedure of the control parameters is presented. The effectiveness of the proposed PLL is confirmed by experimental results and comparison with advanced pre-filtering PLLs.

[1]  Mohamed Shawky El Moursi,et al.  A Novel Type-1 Frequency-Locked Loop for Fast Detection of Frequency and Phase With Improved Stability Margins , 2016, IEEE Transactions on Power Electronics.

[2]  Hee-Je Kim,et al.  A Novel Grid Synchronization PLL Method Based on Adaptive Low-Pass Notch Filter for Grid-Connected PCS , 2014, IEEE Transactions on Industrial Electronics.

[3]  Y. Li,et al.  Three-Phase Cascaded Delayed Signal Cancellation PLL for Fast Selective Harmonic Detection , 2013, IEEE Transactions on Industrial Electronics.

[4]  Mario Rizo,et al.  A Generalized Delayed Signal Cancellation Method for Detecting Fundamental-Frequency Positive-Sequence Three-Phase Signals , 2010, IEEE Transactions on Power Delivery.

[5]  Josep M. Guerrero,et al.  A Systematic Approach to Design High-Order Phase-Locked Loops , 2015, IEEE Transactions on Power Electronics.

[6]  Josep M. Guerrero,et al.  PLL With MAF-Based Prefiltering Stage: Small-Signal Modeling and Performance Enhancement , 2016, IEEE Transactions on Power Electronics.

[7]  Yajing Wang,et al.  Impacts of PLL on the DFIG-based WTG's electromechanical response under transient conditions: analysis and modeling , 2016 .

[8]  Li Li,et al.  A Frequency-Fixed SOGI-Based PLL for Single-Phase Grid-Connected Converters , 2017, IEEE Transactions on Power Electronics.

[9]  Y. Li,et al.  Analysis and Digital Implementation of Cascaded Delayed-Signal-Cancellation PLL , 2011, IEEE Transactions on Power Electronics.

[10]  S. Maestri,et al.  Variable Sampling Period Filter PLL for Distorted Three-Phase Systems , 2012, IEEE Transactions on Power Electronics.

[11]  Chandrasekaran Subramanian,et al.  Rapid Tracking of Grid Variables Using Prefiltered Synchronous Reference Frame PLL , 2015, IEEE Transactions on Instrumentation and Measurement.

[12]  Xinbo Ruan,et al.  Grid Synchronization Systems of Three-Phase Grid-Connected Power Converters: A Complex-Vector-Filter Perspective , 2014, IEEE Transactions on Industrial Electronics.

[13]  E. Jacobsen,et al.  The sliding DFT , 2003, IEEE Signal Process. Mag..

[14]  Tsuyoshi Funaki,et al.  Phase-Locked Loop Using Complex-Coefficient Filters for Grid-Connected Inverter , 2013 .

[15]  Frede Blaabjerg,et al.  Overview of Control and Grid Synchronization for Distributed Power Generation Systems , 2006, IEEE Transactions on Industrial Electronics.

[16]  Unto K. Laine,et al.  Splitting the unit delay [FIR/all pass filters design] , 1996, IEEE Signal Process. Mag..

[17]  Jano Malvar,et al.  Effects of Discretization Methods on the Performance of Resonant Controllers , 2010, IEEE Transactions on Power Electronics.

[18]  Francisco A. S. Neves,et al.  Digital Filters for Fast Harmonic Sequence Component Separation of Unbalanced and Distorted Three-Phase Signals , 2012, IEEE Transactions on Industrial Electronics.

[19]  Josep M. Guerrero,et al.  Dynamics Assessment of Advanced Single-Phase PLL Structures , 2013, IEEE Transactions on Industrial Electronics.

[20]  Frede Blaabjerg,et al.  Multiresonant Frequency-Locked Loop for Grid Synchronization of Power Converters Under Distorted Grid Conditions , 2011, IEEE Transactions on Industrial Electronics.

[21]  Zhe Chen,et al.  Multiple-Complex Coefficient-Filter-Based Phase-Locked Loop and Synchronization Technique for Three-Phase Grid-Interfaced Converters in Distributed Utility Networks , 2011, IEEE Transactions on Industrial Electronics.

[22]  Felice Liccardo,et al.  Robust and Fast Three-Phase PLL Tracking System , 2011, IEEE Transactions on Industrial Electronics.

[23]  Francisco A. S. Neves,et al.  Variable-Structure Generalized Delayed Signal Cancellation PLL to Improve Convergence Time , 2015, IEEE Transactions on Industrial Electronics.

[24]  Dianguo Xu,et al.  ADALINE-Network-Based PLL for Position Sensorless Interior Permanent Magnet Synchronous Motor Drives , 2016, IEEE Transactions on Power Electronics.

[25]  Fang Liu,et al.  A Controllably Inductive Filtering Method With Transformer-Integrated Linear Reactor for Power Quality Improvement of Shipboard Power System , 2017, IEEE Transactions on Power Delivery.

[26]  G. Saravana Ilango,et al.  A three phase PLL with a dynamic feed forward frequency estimator for synchronization of grid connected converters under wide frequency variations , 2012 .

[27]  Yun Wei Li,et al.  Grid synchronization PLL based on cascaded delayed signal cancellation , 2010, 2010 IEEE Energy Conversion Congress and Exposition.

[28]  Frede Blaabjerg,et al.  A Synchronization Method for Single-Phase Grid-Tied Inverters , 2016, IEEE Transactions on Power Electronics.

[29]  Fang Liu,et al.  A Virtual Impedance Comprehensive Control Strategy for the Controllably Inductive Power Filtering System , 2017, IEEE Transactions on Power Electronics.

[30]  Marco Liserre,et al.  New Positive-sequence Voltage Detector for Grid Synchronization of Power Converters under Faulty Grid Conditions , 2006 .

[31]  J Pou,et al.  Variable-Frequency Grid-Sequence Detector Based on a Quasi-Ideal Low-Pass Filter Stage and a Phase-Locked Loop , 2010, IEEE Transactions on Power Electronics.

[32]  V. Blasko,et al.  Operation of a phase locked loop system under distorted utility conditions , 1997 .

[33]  Josep Pou,et al.  Frequency-Adaptive Stationary-Reference-Frame Grid Voltage Sequence Detector for Distributed Generation Systems , 2011, IEEE Transactions on Industrial Electronics.

[34]  Liang Wang,et al.  A novel three-phase software phase-locked loop based on frequency-locked loop and initial phase angle detection phase-locked loop , 2012, IECON 2012 - 38th Annual Conference on IEEE Industrial Electronics Society.