Characterization of 4 K CMOS devices and circuits for hybrid Josephson-CMOS systems
暂无分享,去创建一个
S. Whiteley | T. Van Duzer | N. Yoshikawa | T. Tomida | M. Tokuda | Q. Liu | X. Meng
[1] Shinya Hasuo,et al. Applications of synchronized switching in series-parallel-connected Josephson junctions , 1990 .
[2] V. Semenov,et al. RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systems , 1991, IEEE Transactions on Applied Superconductivity.
[3] T. Van Duzer,et al. Josephson-CMOS memories , 1993, 1993 IEEE International Solid-State Circuits Conference Digest of Technical Papers.
[4] Yoshihito Hashimoto,et al. 380 ps, 9.5 mW Josephson 4 Kbit RAM , 1994 .
[5] T. Van Duzer,et al. CMOS amplifier designs for Josephson-CMOS interface circuits , 1995, IEEE Transactions on Applied Superconductivity.
[6] S. Tahara,et al. High-frequency clock operation of Josephson 256-word/spl times/16-bit RAMs , 1999, IEEE Transactions on Applied Superconductivity.
[7] H. Terai,et al. A single flux quantum standard logic cell library , 2002 .
[8] H. Terai,et al. Design and high-speed test of (4 × 8)-bit single-flux-quantum shift register files , 2003 .
[9] Xiaofan Meng,et al. Josephson-CMOS hybrid memory with ultra-high-speed interface circuit , 2003 .