Characteristics of CMOS device isolation for the ULSI age
暂无分享,去创建一个
[1] S. Shinozaki,et al. Oxidation rate reduction in the submicrometer LOCOS process , 1987, IEEE Transactions on Electron Devices.
[2] Tai-su Park,et al. A novel LOCal oxidation of silicon (LOCOS)-type isolation technology free of the field oxide thinning effect , 1994 .
[3] Carlos A. Mazure,et al. Characterization of polysilicon-encapsulated local oxidation , 1992 .
[4] C. Mazure,et al. Width-independent narrow nMOSFET reliability by split-well drive-in , 1990, IEEE Electron Device Letters.
[5] C.Y. Lu,et al. Reverse L-shape sealed poly-buffer LOCOS technology , 1990, IEEE Electron Device Letters.
[6] John K. DeBrosse,et al. Planarization of ULSI Topography over Variable Pattern Densities , 1991 .
[7] T. Yabu,et al. The inverse-narrow-width effect of LOCOS isolated n-MOSFET in a high-concentration p-well , 1992, IEEE Electron Device Letters.
[8] J.-H. Lin,et al. Nitride-Clad LOCOS Isolation For 0.25/spl mu/m CMOS , 1993, Symposium 1993 on VLSI Technology.
[9] S. Geissler,et al. The current-carrying corner inherent to trench isolation , 1993, IEEE Electron Device Letters.