In the last decade, instruction-set simulators have become an essential development tool for the design of new programmable architectures. Consequently, the simulator performance is a key factor for the overall design efficiency. Based on the extremely poor performance of commonly used interpretive simulators, research work on fast compiled instruction-set simulation was started ten years ago. However, due to the restrictiveness of the compiled technique, it has not been able to push through in commercial products. This paper presents a new retargetable simulation technique which combines the performance of traditional compiled simulators with the flexibility of interpretive simulation. This technique is not limited to any class of architectures or applications and can be utilized from architecture exploration up to end-user software development. The work-flow and the applicability of the so-called just-in-time cache compiled simulation (JIT-CCS) technique will be demonstrated by means of state of the art real world architectures.
[1]
Mendel Rosenblum,et al.
Embra: fast and flexible machine simulation
,
1996,
SIGMETRICS '96.
[2]
S. Devadas,et al.
ISDL: An Instruction Set Description Language For Retargetability
,
1997,
Proceedings of the 34th Design Automation Conference.
[3]
James R. Larus,et al.
Fast out-of-order processor simulation using memoization
,
1998,
ASPLOS VIII.
[4]
James R. Larus,et al.
Facile: a language and compiler for high-performance processor simulators
,
2001,
PLDI '01.