Radiation-Hardened 0.3–0.9-V Voltage-Scalable 14T SRAM and Peripheral Circuit in 28-nm Technology for Space Applications
暂无分享,去创建一个
Jun Han | Xiaoyang Zeng | Xu Cheng | Yuanyuan Han | Xiaoyang Zeng | Xu Cheng | Yuanyuan Han | Jun Han
[1] A. Chandrakasan,et al. Analyzing static noise margin for sub-threshold SRAM in 65nm CMOS , 2005, Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005..
[2] L. W. Massengill,et al. Impact of Supply Voltage and Frequency on the Soft Error Rate of Logic Circuits , 2013, IEEE Transactions on Nuclear Science.
[3] Lloyd W. Massengill,et al. Basic mechanisms and modeling of single-event upset in digital microelectronics , 2003 .
[4] S. Jahinuzzaman,et al. A Soft Error Tolerant 10T SRAM Bit-Cell With Differential Read Capability , 2009, IEEE Transactions on Nuclear Science.
[5] C.I. Kumar,et al. Design of highly reliable energy‐efficient SEU tolerant 10T SRAM cell , 2018, Electronics Letters.
[6] Qiang Zhao,et al. Radiation-Hardened 14T SRAM Bitcell With Speed and Power Optimized for Space Application , 2019, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[7] B.L. Bhuva,et al. Effect of Well and Substrate Potential Modulation on Single Event Pulse Shape in Deep Submicron CMOS , 2007, IEEE Transactions on Nuclear Science.
[8] G. C. Messenger,et al. Collection of Charge on Junction Nodes from Ion Tracks , 1982, IEEE Transactions on Nuclear Science.
[9] Alexander Fish,et al. A Low-Voltage Radiation-Hardened 13T SRAM Bitcell for Ultralow Power Space Applications , 2016, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[10] Nur A. Touba,et al. Multiple Bit Upset Tolerant Memory Using a Selective Cycle Avoidance Based SEC-DED-DAEC Code , 2007, 25th IEEE VLSI Test Symposium (VTS'07).
[11] R. Baumann. Soft errors in advanced semiconductor devices-part I: the three radiation sources , 2001 .
[12] Salvatore Pontarelli,et al. MCU Tolerance in SRAMs Through Low-Redundancy Triple Adjacent Error Correction , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[13] Jin-Woo Han,et al. A 28mn FD-SOI 4KB Radiation-hardened 12T SRAM Macro with 0.6 ~ 1V Wide Dynamic Voltage Scaling for Space Applications , 2018, 2018 IEEE Asian Solid-State Circuits Conference (A-SSCC).
[14] Bharat L. Bhuva,et al. Influence of supply voltage on the multi-cell upset soft error sensitivity of dual- and triple-well 28 nm CMOS SRAMs , 2015, 2015 IEEE International Reliability Physics Symposium.
[15] Xiaoxuan She,et al. SEU Tolerant Memory Using Error Correction Code , 2012, IEEE Transactions on Nuclear Science.
[16] Yong-Bin Kim,et al. A novel sort error hardened 10T SRAM cells for low voltage operation , 2012, 2012 IEEE 55th International Midwest Symposium on Circuits and Systems (MWSCAS).
[17] T. Calin,et al. Upset hardened memory design for submicron CMOS technology , 1996 .
[18] Masahiro Fujita,et al. SEU tolerant robust memory cell design , 2012, 2012 IEEE 18th International On-Line Testing Symposium (IOLTS).