A Low Native Jitter Voltage Controlled Oscillator on 0.18μm CMOS Process

In this thesis, a kind of jitter is focused on, which is called Native Jitter (NJ) of the Voltage Controlled Oscillator (VCO). The cause of NJ is the high order effect of the transistor itself in the VCO, and almost has no correlation with the control voltage or supply. The detailed analysis of the cause and the evaluation of this NJ is proposed in this paper, and an Inter-locked Dual-loop VCO (ID-VCO) is put forward, in which most of the NJ is eliminated. A test chip of the ID-VCO based on 0.18μm CMOS process is established. Compared with the classical single end VCO, the result shows that the peak to peak value and mean-root-square values of period jitter reduce 15.4% and 16.3%, the same values of cycle-to-cycle jitter reduce 9.82% and 6.98%, respectively.

[1]  Takayasu Sakurai,et al.  VCO Design Guide , 2006 .

[2]  Honghui Deng,et al.  Phase noise analysis and design of CMOS differential ring VCO , 2009, 2009 9th International Conference on Electronic Measurement & Instruments.

[3]  Zeljko Zilic,et al.  Modeling Simultaneous Switching Noise-Induced Jitter for System-on-Chip Phase-Locked Loops , 2007, 2007 44th ACM/IEEE Design Automation Conference.

[4]  Payam Heydari Analysis of the PLL jitter due to power/ground and substrate noise , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.

[5]  Jan M. Rabaey,et al.  Digital Integrated Circuits: A Design Perspective , 1995 .