A CMOS quaternary-to-binary logic decoder
暂无分享,去创建一个
This paper proposes a quaternary-to-binary logic decoder using current-mode multiple-valued logic (MVL) CMOS circuits. The circuit is achieved a device reduction of 23.5%, an interconnection reduction of 25.0%, and a power-delay-product reduction of 43.1%. Therefore, this circuit is superior to the previous circuit in both the circuit occupied area and the reliability. The validity and effectiveness of the proposed circuits are verified through the HSPICE under Hynix 0.25 um standard CMOS technology with the supply voltage 2.5 V.
[1] K. W. Current,et al. A Quaternary Logic Encoder-Decoder Circuit Design Using CMOS, , 1983 .
[2] Michitaka Kameyama,et al. A 200 MHz pipelined multiplier using 1.5 V-supply multiple-valued MOS current-mode circuits with dual-rail source-coupled logic , 1995 .
[3] K. W. Current,et al. CMOS current comparator circuit , 1983 .
[4] K. W. Current. Current-mode CMOS multiple-valued logic circuits , 1994 .