Interleaving buffer insertion and transistor sizing into a single optimization
暂无分享,去创建一个
[1] W. C. Elmore. The Transient Response of Damped Linear Networks with Particular Regard to Wideband Amplifiers , 1948 .
[2] Mary Jane Irwin,et al. Transistor sizing for low power CMOS circuits , 1996, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[3] Kjell Jeppson,et al. Modeling the influence of the transistor gain ratio and the input-to-output coupling capacitance on the CMOS inverter delay , 1994 .
[4] Trevor N. Mudge,et al. Critical paths in circuits with level-sensitive latches , 1995, IEEE Trans. Very Large Scale Integr. Syst..
[5] Paul Penfield,et al. Signal Delay in RC Tree Networks , 1981, 18th Design Automation Conference.
[6] Alberto L. Sangiovanni-Vincentelli,et al. A heuristic algorithm for the fanout problem , 1991, DAC '90.
[7] Naotaka Maeda,et al. Post-layout optimization for deep submicron design , 1996, DAC '96.
[8] J. Ecker. Geometric Programming: Methods, Computations and Applications , 1980 .
[9] C. Leonard Berman,et al. The fanout problem: from theory to practice , 1989 .
[10] Sung-Mo Kang,et al. An exact solution to the transistor sizing problem for CMOS circuits using convex optimization , 1993, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..