A self-calibrating multi-VCO PLL scheme with leakage and capacitive modulation mitigations
暂无分享,去创建一个
[1] Pervez M. Aziz,et al. A 1.0625 $\sim$ 14.025 Gb/s Multi-Media Transceiver With Full-Rate Source-Series-Terminated Transmit Driver and Floating-Tap Decision-Feedback Equalizer in 40 nm CMOS , 2011, IEEE Journal of Solid-State Circuits.
[2] Pervez M. Aziz,et al. A 1.0625-to-14.025Gb/s multimedia transceiver with full-rate source-series-terminated transmit driver and floating-tap decision-feedback equalizer in 40nm CMOS , 2011, 2011 IEEE International Solid-State Circuits Conference.
[3] T. Toifl,et al. LC PLL With 1.2-Octave Locking Range Based on Mutual-Inductance Switching in 45-nm SOI CMOS , 2009, IEEE Journal of Solid-State Circuits.
[4] Wei Li,et al. A dual-mode VCO based low-power synthesizer with optimized automatic frequency calibration for software-defined radio , 2011, 2011 IEEE International Symposium of Circuits and Systems (ISCAS).
[5] Y. Watanabe,et al. An 18mW 90 to 770MHz synthesizer with agile auto-tuning for digital TV-tuners , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.
[6] Howard C. Luong,et al. Analysis and Design of Transformer-Based Dual-Band VCO for Software-Defined Radios , 2012, IEEE Transactions on Circuits and Systems I: Regular Papers.
[7] Yamazaki Hiroshi,et al. An 18mW, 90 to 770MHz Synthesizer with Agile Auto-Tuning for Digital TV-tuners , 2006 .