A CMOS 8-Bit High-Speed A/D Converter IC

A novel high-speed low-power CMOS balanced comparator circuit is proposed and implemented in an 8M fully parallel analog-to-digital (A/D) converter IC. A 20-MHz sampling rate with 350-mW power dissipation from a single 5-V power supply has been realized. Integral linearity of /spl plusmn/ 1/2 LSB to 8-bit conversion has been achieved through intensive transistor dimension optimization applied to the comparator circuit, instead of employing an offset canceling technique.

[1]  A.G.F. Dingwall,et al.  Monolithic expandable 6 bit 20 MHz CMOS/SOS A/D converter , 1979, IEEE Journal of Solid-State Circuits.

[2]  J.G. Peterson,et al.  A monolithic video A/D converter , 1979, IEEE Journal of Solid-State Circuits.

[3]  A. Dingwall Monolithic expandable 6b 15MHz CMOS/SOS A/D converter , 1979, 1979 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[4]  Satish K. Dhawan,et al.  New Developments in Flash ADC's , 1984, IEEE Transactions on Nuclear Science.