Clock distribution on a dual-core, multi-threaded Itanium/spl reg/ family microprocessor
暂无分享,去创建一个
Clock distribution on the microprocessor codenamed Montecito features four distinct segments and topologies each tuned to a specific purpose. A region based active de-skew (RAD) system reduces the process, voltage, and temperature sources of skew across the 21.5 /spl times/ 27.7mm/sup 2/ die during normal operation. Clock vernier devices (CVDs) inserted at each local clock buffer allows 70ps of adjustment via scan. The system supports a constantly varying frequency and consumes less than 25W on its 30mm route from PLL to latch.
[1] E. Alon,et al. The implementation of a 2-core, multi-threaded itanium family processor , 2006, IEEE Journal of Solid-State Circuits.
[2] F. Anderson,et al. The core clock system on the next-generation ltaniumlm microprocessor , 2002 .