Ratioed voter circuit for testing and fault-tolerance in VLSI processing arrays
暂无分享,去创建一个
Fault detection and fault-tolerance in modular processing arrays are reviving the use of majority voting techniques. In this paper, a simple voting circuit structure, called a ratioed voter, is analyzed to prove its reliable operation when Dynamic N-Modular Redundant (DNMR) tuples are configured for testing in fault-tolerant processing arrays. Its application in VLSI design for self-testing would lead to low area overhead and high diagnosability, both contributing to improve yield. Moreover, the flexibility of such a structure, which allows modulation of the voting level (N), permits a common approach for fabrication-time and on-line testing.
[1] Yvon Savaria,et al. On the diagnosability of DNMR testing , 1993, Proceedings ETC 93 Third European Test Conference.
[2] Yvon Savaria,et al. Ratioed voter circuit for testing and fault-tolerance in VLSI processing arrays , 1992, [Proceedings] 1992 IEEE International Symposium on Circuits and Systems.