Functional test generation for pipelined computer implementations
暂无分享,去创建一个
An implementation-dependent functional testing methodology is developed for pipelined CPU implementations. The magnitude of pipeline design errors is established through the study of the design log of a commercial computer system. A model for determining the correctness of the execution of a machine language program is developed. The basis for functional pipeline test generation, the dependency graph, is introduced. A quantitative analysis of the number of dependency arcs exercised by a given instruction stream is developed. Techniques to reduce the complexity are also introduced. A methodology for generating pipeline functional test modules for a pipelined implementation is developed. Application of the methodology to a military standard computer architecture, the MIL-STD-1750A, is described. The results for the test generator, called AUTOGEN, show two orders of magnitude reduction of the test length over the standard comprehensive architectural verification program.<<ETX>>
[1] Philip A. Bernstein,et al. Concurrency Control in Distributed Database Systems , 1986, CSUR.
[2] Jacob A. Abraham,et al. Functional Testing of Microprocessors , 1984, IEEE Transactions on Computers.
[3] T. L. Faulkner,et al. Hardware logic design faults-a classification and some measurements , 1982 .
[4] Scott Davidson. Fault Simulation at the Architectural Level , 1984, ITC.
[5] Scott Davidson,et al. ESIM/AFS : A Concurrent Architectural Level Fault Simulator , 1986, ITC.