F1 - An Eight Channel Time-to-Digital Converter Chip for High Rate Experiments

A new TDC chip has been developed for the COMPASS experiment at CERN. The resulting ASIC offers an unprecedented degree of flexibility and functionality. Its capability to handle highest hit and trigger input rates as well as its low power consumption makes it an ideal tool for future collider and fixed target experiments. First front-end boards equipped with the F 1 chip have been used recently at testbeam experiments at CERN. A functional description and specification for this new TDC chip is presented.