A 6.25 MHz BW 8-OSR fifth-order single-stage sigma-delta ADC
暂无分享,去创建一个
Seung-Hoon Lee | Gil-Cho Ahn | Kwang-Soo Kim | Young-Ju Kim | Kang-Il Cho | Chang-Seob Shin | Min-Ho Yoon
[1] Qiuting Huang,et al. A 25-MS/s 14-b 200-mW /spl Sigma//spl Delta/ Modulator in 0.18-/spl mu/m CMOS , 2004, IEEE Journal of Solid-State Circuits.
[2] Shouli Yan,et al. A 14 mW 2.5 MS/s 14 bit $\Sigma\Delta$ Modulator Using Split-Path Pseudo-Differential Amplifiers , 2007, IEEE Journal of Solid-State Circuits.
[3] D.K. Su,et al. A 0.7-V 100-dB 870-μW digital audio ΣΔ modulator , 2008, 2008 IEEE Symposium on VLSI Circuits.
[4] G. Temes,et al. Wideband low-distortion delta-sigma ADC topology , 2001 .
[5] David J. Allstot,et al. An 11-bit 330MHz 8X OSR Σ−∆ Modulator for Next-Generation WLAN , 2006 .
[6] Terri S. Fiez,et al. Improved Delta-Sigma DAC Linearity Using Data Weighted Averaging. , 1995 .
[7] C. Lane. A 10-bit 60 Msps flash ADC , 1989, Proceedings of the Bipolar Circuits and Technology Meeting.