Built-in Self Testing of Embedded Memories
暂无分享,去创建一个
[1] Ravindra Nair. Comments on "An Optimal Algorithm for Testing Stuck-at Faults in Random Access Memories" , 1979, IEEE Trans. Computers.
[2] KOZO KINOSHITA,et al. Built-In Testing of Memory Using an On-Chip Compact Testing Scheme , 1984, IEEE Transactions on Computers.
[3] Edward McCluskey,et al. Built-In Self-Test Techniques , 1985, IEEE Design & Test of Computers.
[4] Douglas W. Westcott. The Self-Assist Test Approach to Embedded Arrays , 1981, ITC.
[5] Patrick P. Fasang. A Fault Detection and Isolation Technique for Microcomputers , 1982, ITC.
[6] Carlos R. P. Hartmann,et al. An Optimal Algorithm for Testing Stuck-at Faults in Random Access Memories , 1977, IEEE Transactions on Computers.
[7] Paul H. Bardell,et al. Self-Test of Random Access Memories , 1985, ITC.
[8] James E. Smith,et al. Measures of the Effectiveness of Fault Signature Analysis , 1980, IEEE Transactions on Computers.
[9] Laung-Terng Wang,et al. Self-Testing of Embedded RAMs , 1984, ITC.
[10] Jacob A. Abraham,et al. Efficient Algorithms for Testing Semiconductor Random-Access Memories , 1978, IEEE Transactions on Computers.
[11] Thomas W. Williams,et al. A logic design structure for LSI testability , 1977, DAC '77.
[12] Theo J. Powell,et al. Analysis and Simulation of Parallel Signature Analyzers , 1987, ITC.