Embedded memory fail analysis for production yield enhancement

The traditional approach for memory fail bitmap analysis is to identify the topological signatures and perform a Failure Analysis investigation on the most frequent signatures, based on the (x, y) coordinates of the fails. This approach is inappropriate when a large portion of the fails are single bits, because too many investigations are required to statistically identify the major repetitive failure mechanisms. This becomes a problem for fast product development and production yield ramp. This paper presents a methodology to classify single fail bits by their unique fault signature, based on the sequence of failing march element read operations from multiple data backgrounds, in a standard Memory BIST flow. These classifications allow investigations to focus on the most important failure mechanisms with greatest yield impact. The methodology is demonstrated in an industrial environment, with identification of critical yield detractors. Starting from a yield problem associated to MBIST failures at high operating temperature, the fault signatures were used to identify a static noise margin parametric problem and a dislocation fault physical problem.

[1]  Maurizio Rebaudengo,et al.  A BIST-based solution for the diagnosis of embedded memories adopting image processing techniques , 2002, Proceedings of the Eighth IEEE International On-Line Testing Workshop (IOLTW 2002).

[2]  Cheng-Wen Wu,et al.  Error catch and analysis for semiconductor memories using March tests , 2000, IEEE/ACM International Conference on Computer Aided Design. ICCAD - 2000. IEEE/ACM Digest of Technical Papers (Cat. No.00CH37140).

[3]  David Y. Lepejian,et al.  Using Electrical Bitmap Results from Embedded Memory to Enhance Yield , 2001, IEEE Des. Test Comput..

[4]  Arnaud Virazel,et al.  A History-Based Diagnosis Technique for Static and Dynamic Faults in SRAMs , 2008, 2008 IEEE International Test Conference.

[5]  Vishwani D. Agrawal,et al.  Essentials of electronic testing for digital, memory, and mixed-signal VLSI circuits [Book Review] , 2000, IEEE Circuits and Devices Magazine.

[6]  Hong-Tzer Yang,et al.  Fault pattern oriented defect diagnosis for memories , 2003, International Test Conference, 2003. Proceedings. ITC 2003..

[7]  A. J. van de Goor,et al.  Testing Semiconductor Memories: Theory and Practice , 1998 .