A 9.8b-ENOB 5.5fJ/step fully-passive compressive sensing SAR ADC for WSN applications

The emerging compressive sensing (CS) theory states that the sparsity of a signal can be exploited to reduce the ADC conversion rate. However, most previous CS frameworks still require dedicated analog CS encoders in front-of low-rate ADCs. Differently, this work proposes a fully-passive CS framework that directly embeds CS into a conventional SAR ADC, reducing the ADC power by 4 times. A prototype chip is fabricated in a 0.13μm CMOS process. Discrete-tone signals are converted and reconstructed with a peak SNDR of 61dB and a maximum signal sparsity of 8.2%. A 1-second long speech signal is also used to demonstrate the capability of the chip to compressively sense real-world signals. At 0.8V and 1MS/s, the CS-SAR ADC consumes 19.2μW in the Nyquist mode and 5μW in the CS mode. The peak FoM in the CS mode is 5.5fJ/step.

[1]  R.W. Brodersen,et al.  A 6-bit 600-MS/s 5.3-mW Asynchronous ADC in 0.13-$\mu{\hbox{m}}$ CMOS , 2006, IEEE Journal of Solid-State Circuits.

[2]  Brian M. Sadler,et al.  A Sub-Nyquist Rate Compressive Sensing Data Acquisition Front-End , 2012, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[3]  Nan Sun,et al.  Multi-Channel Sparse Data Conversion With a Single Analog-to-Digital Converter , 2012, IEEE Journal on Emerging and Selected Topics in Circuits and Systems.

[4]  Shuchin Aeron,et al.  A Compressed sensing analog-to-information converter with edge-triggered SAR ADC Core , 2012, 2012 IEEE International Symposium on Circuits and Systems.

[5]  Emmanuel J. Candès,et al.  Robust uncertainty principles: exact signal reconstruction from highly incomplete frequency information , 2004, IEEE Transactions on Information Theory.

[6]  Daibashish Gangopadhyay,et al.  Compressed Sensing Analog Front-End for Bio-Sensor Applications , 2014, IEEE Journal of Solid-State Circuits.

[7]  Nan Sun,et al.  A single SAR ADC converting multi-channel sparse signals , 2013, 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013).

[8]  D. Markovic,et al.  A 130-μW, 64-channel spike-sorting DSP chip , 2009, 2009 IEEE Asian Solid-State Circuits Conference.

[9]  Nan Sun,et al.  Ultra-low power multi-channel data conversion with a single SAR ADC for mobile sensing applications , 2015, 2015 IEEE Custom Integrated Circuits Conference (CICC).

[10]  Robert W. Brodersen,et al.  A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS , 2006 .