Wavelet method for high-speed clock tree simulation
暂无分享,去创建一个
Xuan Zeng | Xieting Ling | Dian Zhou | Xin Li
[1] William H. Press,et al. Numerical Recipes in FORTRAN - The Art of Scientific Computing, 2nd Edition , 1987 .
[2] Wei Cai,et al. An efficient DC-gain matched balanced truncation realization for VLSI Interconnect circuit order reduction , 2002 .
[3] Lawrence T. Pileggi,et al. Asymptotic waveform evaluation for timing analysis , 1990, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[4] W. Cai,et al. An adaptive wavelet method for nonlinear circuit simulation , 1999 .
[5] Jun-Fa Mao,et al. Transient analysis of lossy interconnects by modified method of characteristics , 2000 .
[6] İzzet Cem Göknar,et al. Interconnect simulation in a fast timing simulator ILLIADS-I , 1999 .
[7] Roland W. Freund,et al. Efficient linear circuit analysis by Pade´ approximation via the Lanczos process , 1994, EURO-DAC '94.
[8] X. Zeng,et al. Design of GHz VLSI clock distribution circuit , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).
[9] Andrew B. Kahng,et al. An analytical delay model for RLC interconnects , 1997, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[10] W. Cai,et al. A fast wavelet collocation method for high-speed circuit simulation , 1999 .
[11] William H. Press,et al. Numerical recipes in C. The art of scientific computing , 1987 .