Statistical model for ring oscillator phase noise variability accounting for within-die process variation

Phase noise is one of the most restricted specifications in oscillators, especially ring oscillators. Phase noise will exhibit large fluctuations around its nominal value due to the increased process variation with technology scaling. These fluctuations will cause some fabricated ring oscillators not to meet the phase noise constraint and, hence, result in yield loss. This yield loss is expected to become worse especially for sub-90-nm technology nodes. In this paper, an analytical model for the phase noise variability in ring oscillators is proposed. The proposed model has been verified using Monte Carlo SPICE simulations for an industrial 65-nm CMOS technology and is found in good agreement. The model shows that for the commonly used differential-pair-based ring oscillators, the main contribution in phase noise variability comes from the differential pair tail transistor. It also shows that the phase noise variability is reduced as the supply voltage increases. These results can be used to mitigate the phase noise variability and improve the yield through proper sizing of the tail transistor or higher supply voltage.

[1]  A. R. Newton,et al.  Alpha-power law MOSFET model and its applications to CMOS inverter delay and other formulas , 1990 .

[2]  Vivek De,et al.  Design and reliability challenges in nanometer technologies , 2004, Proceedings. 41st Design Automation Conference, 2004..

[3]  M. Erturk,et al.  Statistical variations in VCO phase noise due to upconverted MOSFET 1/f noise , 2008, 2008 IEEE Radio Frequency Integrated Circuits Symposium.

[4]  A. Hajimiri,et al.  Jitter and phase noise in ring oscillators , 1999, IEEE J. Solid State Circuits.

[5]  A.A. Abidi,et al.  Phase Noise and Jitter in CMOS Ring Oscillators , 2006, IEEE Journal of Solid-State Circuits.

[6]  Behzad Razavi,et al.  Design of Analog CMOS Integrated Circuits , 1999 .

[7]  Shambhu J. Upadhyaya,et al.  Effect of Process Variation on the Performance of Phase Frequency Detector , 2006, 2006 21st IEEE International Symposium on Defect and Fault Tolerance in VLSI Systems.

[8]  James Tschanz,et al.  Parameter variations and impact on circuits and microarchitecture , 2003, Proceedings 2003. Design Automation Conference (IEEE Cat. No.03CH37451).

[9]  Mohab Anis,et al.  A Statistical Design-Oriented Delay Variation Model Accounting for Within-Die Variations , 2008, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[10]  Behzad Razavi,et al.  A study of phase noise in CMOS oscillators , 1996, IEEE J. Solid State Circuits.

[11]  Hyunsik Im,et al.  Physical insight into fractional power dependence of saturation current on gate voltage in advanced short channel MOSFETS (alpha-power law model) , 2002, ISLPED '02.