An all-digital bang-bang PLL using two-point modulation and background gain calibration for spread spectrum clock generation
暂无分享,去创建一个
An all-digital spread spectrum clock generator (SSCG) using two-point modulation is presented. To calibrate the gain mismatch between two modulation paths, a background gain calibration method is proposed. To reduce power consumption and design complexity, the bang-bang phase-frequency detector (BBPFD) is used instead of the time-to-digital converter (TDC). The prototype chip has been fabricated in a 65-nm CMOS process and it consumes 6 mW at 2.5 GHz. The measured minimum rms jitter is 1.58 ps.
[1] Shen-Iuan Liu,et al. A 1.5 GHz All-Digital Spread-Spectrum Clock Generator , 2009, IEEE Journal of Solid-State Circuits.
[2] Yi-Bin Hsieh,et al. A Low-Power and High-Precision Spread Spectrum Clock Generator for Serial Advanced Technology Attachment Applications Using Two-Point Modulation , 2009, IEEE Transactions on Electromagnetic Compatibility.