High-speed median filter designs using shiftable content-addressable memory

This paper presents a very efficient VLSI architecture for real-time median filtering as requested in many image/video applications. The median is obtained by first sorting input sequences and then selecting identified order according to the number of inputs. To reach the goal of high-speed data sorting, an optimized delete-and-insert algorithm is derived and then mapped onto shiftable content-addressable memory architecture. The complete design can be decomposed into a set of processor elements, where each processor element consists of two basic cells-sort-cell and compare-cell. Thus the design becomes very regular. More specifically any specified order can be obtained within one cycle and a high-speed clock rate can be achieved. A prototype chip for 64 samples based on this architecture has been implemented and tested. Results show that a clock rate up to 50 MHz can be achieved using a 1.2 /spl mu/m CMOS double metal technology. >

[1]  H. T. Kung Why systolic architectures? , 1982, Computer.

[2]  Anil K. Jain Fundamentals of Digital Image Processing , 2018, Control of Color Imaging Systems.

[3]  S. Kalli,et al.  Color video signal processing with median filters , 1992 .

[4]  Allan L. Fisher Systolic Algorithms for Running Order Statistics in Signal and Image Processing , 1981 .

[5]  A. Willson,et al.  Median filters with adaptive length , 1988 .

[6]  Yong Hoon Lee,et al.  Applications of a DPCM system with median predictors for image coding , 1992 .

[7]  L. R. Carley,et al.  An analog circuit technique for finding the median , 1993, Proceedings of IEEE Custom Integrated Circuits Conference - CICC '93.

[8]  S. Kalli,et al.  Color Video Signal Processing With Median Filters , 1992, IEEE 1992 International Conference on Consumer Electronics Digest of Technical Papers.

[9]  Dana S. Richards,et al.  VLSI median filters , 1990, IEEE Trans. Acoust. Speech Signal Process..

[10]  Raymond J. Offen VLSI image processing , 1986 .

[11]  Chung Len Lee,et al.  Bit-sliced median filter design based on majority gate , 1992 .