Low power design using double edge triggered flip-flops

In this paper we study the power savings possible using double edge triggered (DET), instead of, conventional single edge triggered (SET) flip-flops. We begin the paper by introducing a set of novel D-type double edge triggered flip-flops which can be implemented with fewer transistors than any previous design. The power dissipation in these flip-flops and single edge triggered flip-flops is compared via architectural level studies, analytical considerations and simulations. The analysis includes an implementation independent study on the effect of input sequences in the energy dissipation of single and double edge triggered flip-flops. The system level energy savings possible by using registers consisting of double edge triggered flip-flops, instead of single edge triggered flip-flops, is subsequently explored. The results are extremely encouraging, indicating that double edge triggered flip-flops are capable of significant energy savings, for only a small overhead in complexity. >

[1]  Milos D. Ercegovac,et al.  A novel CMOS implementation of double-edge-triggered flip-flops , 1990 .

[2]  Stephen H. Unger,et al.  Double-Edge-Triggered Flip-Flops , 1981, IEEE Transactions on Computers.

[3]  T.G. Noll,et al.  Pushing the performance limits due to power dissipation of future ULSI chips , 1992, [Proceedings] 1992 IEEE International Symposium on Circuits and Systems.

[4]  J. Yuan,et al.  Double-edge-triggered D-flip-flops for high-speed CMOS circuits , 1991 .

[5]  Gregory J. Fisher An enhanced power meter for SPICE2 circuit simulation , 1988, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  A. Gago,et al.  Reduced implementation of D-type DET flip-flops , 1993 .