Impact of systematic spatial intra-chip gate length variability on performance of high-speed digital circuits
暂无分享,去创建一个
Kurt Keutzer | Linda S. Milor | Michael Orshansky | Chenming Hu | Pinhong Chen | K. Keutzer | C. Hu | M. Orshansky | Pinhong Chen | L. Milor
[1] S.R. Nassif. Within-chip variability analysis , 1998, International Electron Devices Meeting 1998. Technical Digest (Cat. No.98CH36217).
[2] Kurt Keutzer,et al. Getting to the bottom of deep submicron , 1998, ICCAD '98.
[3] Ping Yang,et al. An Integrated and Efficient Approach for MOS VLSI Statistical Circuit Design , 1986, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[4] Andrew B. Kahng,et al. Subwavelength optical lithography: challenges and impact on physical design , 1999, ISPD '99.
[5] S. Nassif,et al. Modeling the effects of manufacturing variation on high-speed microprocessor interconnect performance , 1998, International Electron Devices Meeting 1998. Technical Digest (Cat. No.98CH36217).
[6] Costas J. Spanos,et al. Use of short-loop electrical measurements for yield improvement , 1995 .
[7] Duane S. Boning,et al. Analysis and decomposition of spatial variation in integrated circuit processes and devices , 1997 .