High-performance 80-nm gate length SOI-CMOS technology with copper and very-low-k interconnects
暂无分享,去创建一个
Tomohiro Kubo | Mitsuru Yamaji | S. Satoh | Kazuo Sukegawa | K. Furumochi | Nobuhisa Naori | H. Kanata | S. Satoh | H. Morioka | M. Yamaji | K. Sukegawa | H. Morioka | K. Yoshie | Toru Maruyama | Hiroyuki Kanata | M. Kai | Tetsuo Izawa | K. Kubota | T. Kubo | K. Yoshie | K. Furumochi | T. Maruyama | Nobuhisa Naori | M. Kai | T. Izawa | K. Kubota
[2] P. Roper,et al. Full copper wiring in a sub-0.25 /spl mu/m CMOS ULSI technology , 1997, International Electron Devices Meeting. IEDM Technical Digest.