A 40nm 7Gb/s/pin single-ended transceiver with jitter and ISI reduction techniques for high-speed DRAM interface
暂无分享,去创建一个
Young-Hyun Jun | Dong-Min Kim | Young-Sik Kim | Dae-Hyun Kim | Sun-Young Park | Seung-Jun Bae | Kwang-Il Park | Jae-Young Lee | Young-Soo Sohn | Woo-Seop Kim | Su-Yeon Doo | Hyang-Ja Yang | Joo Sun Choi | Tae-Young Oh | Hwanwook Park | Ki-Woong Yeom | Sang-Hyup Kwak | Jin-Il Lee | Yoo-Seok Yang | Sam-Young Bang
[1] Jae-Hyung Lee,et al. A 60nm 6Gb/s/pin GDDR5 Graphics DRAM with Multifaceted Clocking and ISI/SSN-Reduction Techniques , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[2] John Bulzacchelli,et al. A 7Gb/s 9.3mW 2-Tap Current-Integrating DFE Receiver , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[3] T. Toifl,et al. A small-area voltage regulator with high-bandwidth supply-rejection using a regulated replica in 45nm CMOS SOI , 2008, 2008 IEEE Asian Solid-State Circuits Conference.
[4] Chien-Nan Jimmy Liu,et al. A Scalable Digitalized Buffer for Gigabit I/O , 2008, IEEE Transactions on Circuits and Systems II: Express Briefs.
[5] J. Zerbe,et al. A 16-Gb/s differential I/O cell with 380fs RJ in an emulated 40nm DRAM process , 2008, 2008 IEEE Symposium on VLSI Circuits.
[6] A.M. Niknejad,et al. A 1.8-GHz LC VCO with 1.3-GHz tuning range and digital amplitude calibration , 2005, IEEE Journal of Solid-State Circuits.