Through-Silicon-Via-Based Decoupling Capacitor Stacked Chip in 3-D-ICs
暂无分享,去创建一个
Joungho Kim | Jun So Pak | Eunseok Song | Kyoungchoul Koo | Joungho Kim | J. Pak | Kyoungchoul Koo | Eunseok Song
[1] Josep Rius Vázquez,et al. Analysis of the Influence of Substrate on the Performance of On-Chip MOS Decoupling Capacitors , 2009, IEEE Journal of Solid-State Circuits.
[2] Luca Benini,et al. Design Issues and Considerations for Low-Cost 3-D TSV IC Technology , 2010, IEEE Journal of Solid-State Circuits.
[3] Rao Tummala,et al. Simultaneous switching noise suppression for high speed systems using embedded decoupling , 2001, 2001 Proceedings. 51st Electronic Components and Technology Conference (Cat. No.01CH37220).
[4] D. S. Wills,et al. On-chip decoupling capacitor optimization using architectural level prediction , 2000, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144).
[5] Joungho Kim,et al. On-chip PDN design effects on 3D stacked on-chip PDN impedance based on TSV interconnection , 2010, 2010 IEEE Electrical Design of Advanced Package & Systems Symposium.
[6] P. Larsson,et al. Parasitic resistance in an MOS transistor used as on-chip decoupling capacitance , 1997, IEEE J. Solid State Circuits.
[7] Chit Hwei Ng,et al. MIM capacitor integration for mixed-signal/RF applications , 2005, IEEE Transactions on Electron Devices.
[8] Bernhard Wunder,et al. Performance analysis and modeling of deep trench decoupling capacitor for 32 nm high-performance SOI processors and beyond , 2012, 2012 IEEE International Conference on IC Design & Technology.
[9] Gang Huang,et al. Power Delivery for 3-D Chip Stacks: Physical Modeling and Design Implication , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[10] Jianyong Xie,et al. Electrical-Thermal Co-Simulation of 3D Integrated Systems With Micro-Fluidic Cooling and Joule Heating Effects , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[11] Young-Hyun Jun,et al. 8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology , 2009, IEEE Journal of Solid-State Circuits.
[12] Bing Dang,et al. Three-Dimensional Chip Stack With Integrated Decoupling Capacitors and Thru-Si Via Interconnects , 2010, IEEE Electron Device Letters.
[13] Joungho Kim,et al. Suppression of Power/Ground Inductive Impedance and Simultaneous Switching Noise Using Silicon Through-Via in a 3-D Stacked Chip Package , 2007, IEEE Microwave and Wireless Components Letters.
[14] Junho Lee,et al. Modeling and Analysis of Through-Silicon Via (TSV) Noise Coupling and Suppression Using a Guard Ring , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[15] Joungho Kim,et al. Chip-Package Hierarchical Power Distribution Network Modeling and Analysis Based on a Segmentation Method , 2010, IEEE Transactions on Advanced Packaging.
[16] Qiang Chen,et al. Peak-to-Peak Ground Noise on a Power Distribution TSV Pair as a Function of Rise Time in 3-D Stack of Dies Interconnected Through TSVs , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[17] Taigon Song,et al. PDN Impedance Modeling and Analysis of 3D TSV IC by Using Proposed P/G TSV Array Model Based on Separated P/G TSV and Chip-PDN Models , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[18] Sung Kyu Lim,et al. Physical design for 3D system on package , 2005, IEEE Design & Test of Computers.
[19] Xin Zhao,et al. Low-Power and Reliable Clock Network Design for Through-Silicon Via (TSV) Based 3D ICs , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.
[20] Sailing He,et al. Multiphysics Characterization of Transient Electrothermomechanical Responses of Through-Silicon Vias Applied With a Periodic Voltage Pulse , 2010, IEEE Transactions on Electron Devices.
[21] Junho Lee,et al. High-Frequency Scalable Electrical Model and Analysis of a Through Silicon Via (TSV) , 2011, IEEE Transactions on Components, Packaging and Manufacturing Technology.