Verification of Stable Circuit Operation of 180 nm Current Controlled MOS Current Mode Logic under Threshold Voltage Fluctuation
暂无分享,去创建一个
Takeshi Sasaki | Tetsuo Endoh | Masashi Kamiyanagi | Takuya Imamoto | Hyoungjun Na | T. Endoh | T. Imamoto | T. Sasaki | H. Na | M. Kamiyanagi
[1] Tetsuo Endoh,et al. Current Controlled MOS Current Mode Logic with Auto-Detection of Threshold Voltage Fluctuation , 2009, IEICE Trans. Electron..
[2] T. Endoh,et al. Impact of 180nm Current Controlled MCML for Realizing Stable Circuit Operations under Threshold Voltage Fluctuations(Session8A: Si Devices III) , 2008, SDM 2008.
[3] Mohamed I. Elmasry,et al. Design and optimization of MOS current mode logic for parameter variations , 2004, GLSVLSI '04.
[4] Payam Heydari,et al. Design and analysis of low-voltage current-mode logic buffers , 2003, Fourth International Symposium on Quality Electronic Design, 2003. Proceedings..
[5] Tetsuo Endoh,et al. 0.18- μm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation , 2001, IEEE J. Solid State Circuits.
[6] Masakazu Yamashina,et al. An MOS Current Mode Logic (MCML) Circuit for Low-Power Sub-GHz Processors , 1992 .
[7] M. Kamiyanagi. Control theory of CC-MCML for stable operation under fluctuation of threshold voltage , 2008 .
[8] 幸介 田中,et al. Effect of Threshold Voltage Fluctuations on stability of Inverter Circuit of MOS Current Mode Logic , 2005 .
[9] Behzad Razavi,et al. Design of Analog CMOS Integrated Circuits , 1999 .