New scaling limitation of the floating gate cell in NAND Flash Memory
暂无分享,去创建一个
Chilhee Chung | Jai Hyuk Song | Hyun Ki Choi | Jeong-Hyuk Choi | Kang-Deog Suh | Du Heon Song | Seong Soo Kim | Yong Seok Kim | Dong Jun Lee | Chi Kyoung Lee | C. Chung | D. Song | K. Suh | Jeong-Hyuk Choi | J. Song | Yong Seok Kim | C. Lee | H. Choi | Seong Soo Kim
[1] T. Terano,et al. Narrow distribution of threshold Voltage in 4-Mbit MONOS memory-cell array with F-N channel write and direct/F-N tunneling erase operation as a single transistor structure , 2004, IEEE Transactions on Electron Devices.
[2] Chih-Yuan Lu,et al. Non-Volatile Memory Technology-Today and Tomorrow , 2006, 2006 13th International Symposium on the Physical and Failure Analysis of Integrated Circuits.
[3] Yeong-Taek Lee,et al. A Zeroing Cell-to-Cell Interference Page Architecture With Temporary LSB Storing and Parallel MSB Program Scheme for MLC NAND Flash Memories , 2008, IEEE Journal of Solid-State Circuits.
[4] Won-Seong Lee. Future memory technologies , 2008, 2008 9th International Conference on Solid-State and Integrated-Circuit Technology.
[5] Young-Ho Lim,et al. A 3.3 V 32 Mb NAND flash memory with incremental step pulse programming scheme , 1995 .
[6] Keonsoo Kim,et al. Direct Field Effect of Neighboring Cell Transistor on Cell-to-Cell Interference of nand Flash Cell Arrays , 2009, IEEE Electron Device Letters.
[7] K. Uchida,et al. Floating Gate super multi level NAND Flash Memory Technology for 30nm and beyond , 2008, 2008 IEEE International Electron Devices Meeting.
[8] Yeong-Taek Lee,et al. A dual-mode NAND flash memory: 1-Gb multilevel and high-performance 512-Mb single-level modes , 2001 .