The resist-core spacer patterning process for fabrication of 2xnm node semiconductor devices
暂无分享,去创建一个
Koji Hashimoto | Koutarou Sho | Kentaro Matsunaga | Eishi Shiobara | Katsutoshi Kobayashi | Katsumi Yamamoto | Kazunori Iida | Tomoya Oori | Keisuke Kikutani | Fumiki Aiso
[1] Satoru Shimura,et al. Implementation of double patterning process toward 22-nm node , 2009, Lithography Asia.
[2] Harry J. Levinson,et al. Spacer defined double patterning for sub-72 nm pitch logic technology , 2010, Advanced Lithography.
[3] M. Van Hove,et al. Double patterning scheme for sub-0.25 k1 single damascene structures at NA=0.75, λ=193nm , 2004, SPIE Advanced Lithography.
[4] Sungki Park,et al. Patterning with spacer for expanding the resolution limit of current lithography tool , 2006, SPIE Advanced Lithography.
[5] Chang-Moon Lim,et al. Positive and negative tone double patterning lithography for 50nm flash memory , 2006, SPIE Advanced Lithography.
[6] Takayoshi Abe,et al. Sub-40-nm half-pitch double patterning with resist freezing process , 2008, SPIE Advanced Lithography.