A comparative study of single-phase clocked latches using estimation criteria
暂无分享,去创建一个
The advantage of using single-phase clocked circuits in VLSI system design is well known. This class of circuits has the advantage of simple clock distribution, low area for clock routing, reduced clock skew, and high speed. However, it is difficult to compare the characteristics and performance of these circuits, because there are no clear evaluation criteria. Indeed, such criteria are related to the application context and may therefore be misleading when taken out of context. In this paper, we will present a set of criteria which will permit designers to choose the most appropriate circuit in a particular case and therefore, obtain useful results. The proposed criteria will reduce the simulation time and help designers to reach better solutions in less design time.<<ETX>>
[1] Christer Svensson,et al. High-speed CMOS circuit technique , 1989 .
[2] Neil Weste,et al. Principles of CMOS VLSI Design , 1985 .
[3] Y. Suzuki,et al. Clocked CMOS calculator circuitry , 1973 .
[4] Christer Svensson,et al. A unified single-phase clocking scheme for VLSI systems , 1990 .
[5] Christer Svensson,et al. A true single-phase-clock dynamic CMOS circuit technique , 1987 .