Simulation Based VLSI Implementation of Fast Efficient Lossless Image Compression System Using Adjusted Binary Code & Golumb Rice Code

The Simulation based VLSI Implementation of FELICS (Fast Efficient Lossless Image Compression System) Algorithm is proposed to provide the lossless image compression and is implemented in simulation oriented VLSI (Very Large Scale Integrated). To analysis the performance of Lossless image compression and to reduce the image without losing image quality and then implemented in VLSI based FELICS algorithm. In FELICS algorithm, which consists of simplified adjusted binary code for Image compression and these compression image is converted in pixel and then implemented in VLSI domain. This parameter is used to achieve high processing speed and minimize the area and power. The simplified adjusted binary code reduces the number of arithmetic operation and achieved high processing speed. The color difference preprocessing is also proposed to improve coding efficiency with simple arithmetic operation. Although VLSI based FELICS Algorithm provides effective solution for hardware architecture design for regular pipelining data flow parallelism with four stages. With two level parallelisms, consecutive pixels can be classified into even and odd samples and the individual hardware engine is dedicated for each one. This method can be further enhanced by multilevel parallelisms. Keywords—Image compression, Pixel, Compression Ratio, Adjusted Binary code, Golumb Rice code, High Definition display, VLSI Implementation.

[1]  Jose Luis Nunez,et al.  Design and implementation of a lossless parallel high-speed data compression system , 2004, IEEE Transactions on Parallel and Distributed Systems.

[2]  Michael W. Hoffman,et al.  A CMOS Imager With Focal Plane Compression Using Predictive Coding , 2007, IEEE Journal of Solid-State Circuits.

[3]  Yu-Hsuan Lee,et al.  Design and Analysis of High-Throughput Lossless Image Compression Engine Using VLSI-Oriented FELICS Algorithm , 2010, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[4]  Zhihua Wang,et al.  A Low Power, Fully Pipelined JPEG-LS Encoder for Lossless Image Compression , 2007, 2007 IEEE International Conference on Multimedia and Expo.

[5]  Liang-Gee Chen,et al.  Multi-mode embedded compression codec engine for power-aware video coding system , 2005, IEEE Workshop on Signal Processing Systems Design and Implementation, 2005..

[6]  Chun Zhang,et al.  A low complexity near-lossless image compression method and its ASIC design for wireless endoscopy system , 2005, 2005 6th International Conference on ASIC.

[7]  Stefania Perri,et al.  Microprocessor-based FPGA implementation of SPIHT image compression subsystems , 2005, Microprocess. Microsystems.

[8]  S.A. Khan,et al.  High Speed Lossless Data Compression Architecture , 2006, 2006 IEEE International Multitopic Conference.

[9]  Jianfei Cai,et al.  Content-Based Image Compression for Arbitrary-Resolution Display Devices , 2011, 2011 IEEE International Conference on Communications (ICC).

[10]  Lei Yang,et al.  High-performance operating system controlled memory compression , 2006, 2006 43rd ACM/IEEE Design Automation Conference.