NBTI-aware dual threshold voltage assignment for leakage power reduction
暂无分享,去创建一个
[1] Sachin S. Sapatnekar,et al. NBTI-Aware Synthesis of Digital Circuits , 2007, 2007 44th ACM/IEEE Design Automation Conference.
[2] TingTing Hwang,et al. Low power design using dual threshold voltage , 2004 .
[3] Yu Cao,et al. The Impact of NBTI on the Performance of Combinational and Sequential Circuits , 2007, 2007 44th ACM/IEEE Design Automation Conference.
[4] Ku He,et al. Temperature-aware NBTI modeling and the impact of input vector control on performance degradation , 2007, 2007 Design, Automation & Test in Europe Conference & Exhibition.
[5] Yu Cao,et al. Predictive Modeling of the NBTI Effect for Reliable Design , 2006, IEEE Custom Integrated Circuits Conference 2006.
[6] Kewal K. Saluja,et al. On NBTI Degradation Process in Digital Logic Circuits , 2007, 20th International Conference on VLSI Design held jointly with 6th International Conference on Embedded Systems (VLSID'07).
[7] Yu Cao,et al. An efficient method to identify critical gates under circuit aging , 2007, 2007 IEEE/ACM International Conference on Computer-Aided Design.
[8] Haiying Dong,et al. Dual-Vth leakage reduction with Fast Clock Skew Scheduling Enhancement , 2010, 2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010).
[9] A. Afzali-Kusha,et al. New dual-threshold voltage assignment technique for low-power digital circuits , 2004, Proceedings. The 16th International Conference on Microelectronics, 2004. ICM 2004..