Laser Thermal Annealing: Enabling ultra-low thermal budget processes for 3D junctions formation and devices

Annealing of 3D architectures is one of the major challenges for current and next generation devices for various applications ranging from sensors, microprocessors or high density memories. One of the most promising solutions is Laser Thermal Annealing (LTA), an ultrafast and low thermal budget process already adopted in production for passivation of BackSide Illuminated CMOS Imaging Sensors (CIS) and Power Diodes and Transistors (IGBT). The high temperature annealing required (>;1400°C) needs to be restrained to very thin layers while keeping low temperature of underlying fragile layers and devices. To achieve that, one needs to use a unique ultrafast annealing duration (sub μsec) and a proper Laser wavelength. This enables to reach metastable thermal processes, locking-in the electrical surface properties of the semiconductor while not damaging buried devices. We present a review of those new processes including recent development in emerging memory applications where 3D vertical stack of functional layers of devices is realized.

[1]  C. Laviron,et al.  Excimer laser thermal processing of ultra-shallow junction: laser pulse duration , 2004 .

[2]  C.S. Tsai,et al.  A leading-edge 0.9µm pixel CMOS image sensor technology with backside illumination: Future challenges for pixel scaling , 2010, 2010 International Electron Devices Meeting.

[3]  T. Gutt,et al.  Laser Thermal Annealing for Power Field Effect Transistor by using Deep Melt Activation , 2006, 2006 14th IEEE International Conference on Advanced Thermal Processing of Semiconductors.

[4]  S. Linder,et al.  Exploring the Silicon Design Limits of Thin Wafer IGBT Technology: The Controlled Punch Through (CPT) IGBT , 2008, 2008 20th International Symposium on Power Semiconductor Devices and IC's.

[5]  Steven T. Peake,et al.  Power semiconductor devices , 1995 .