Implementation of Sigma-Delta Analog to Digital Converter in FPGA
暂无分享,去创建一个
This paper presents implementation of a second-order Sigma-Delta Analog to Digital Converter (ADC) for audio band in field-programmable gate array (FPGA) Xilinx Virtex5. This family of FPGA contains a differential input buffers, which are used to create a continuous-time integrators as a loop filter stages. The implementation is done using hardware description language (VHDL).
[1] R. N. Chavan,et al. VHDL Implementation of Sigma‐Delta Analog To Digital Converter , 2010 .
[2] Gabor C. Temes,et al. Understanding Delta-Sigma Data Converters , 2004 .
[3] R. Schreier,et al. Delta-sigma modulators employing continuous-time circuitry , 1996 .
[4] Gabor C. Temes,et al. Oversampling Delta Sigma Data Converters , 1991 .
[5] Kye-Shin Lee. Mixed CT/DT Cascaded Sigma-Delta Modulator , 2009 .