An 84-mW 4-Gb/s clock and data recovery circuit for serial link applications
暂无分享,去创建一个
[1] Stefanos Sidiropoulos,et al. A semidigital dual delay-locked loop , 1997, IEEE J. Solid State Circuits.
[2] W.J. Dally,et al. Low-power area-efficient high-speed I/O circuit techniques , 2000, IEEE Journal of Solid-State Circuits.
[3] Deog-Kyoon Jeong,et al. An all-analog multiphase delay-locked loop using a replica delay line for wide-range operation and low-jitter performance , 2000, IEEE Journal of Solid-State Circuits.
[4] M.A. Horowitz,et al. A variable-frequency parallel I/O interface with adaptive power-supply regulation , 2000, IEEE Journal of Solid-State Circuits.
[5] Behzad Razavi. A Semidigital Dual DelayLocked Loop , 2003 .