High speed CMOS operational amplifier

In this paper authors present a new approach to fast CMOS opamp design. This approach benefits from the advantages offered by full complementary implementations of well known subcircuits, to enhance the speed of such an operational amplifier and to better organize and economize layout generation. Since the consequent structured topology of full complementary circuits like the present opamp is well suited to a cell based design, simulation time and layout generation time could have been decreased by a factor of almost five. This results in an opamp which exhibits a slew-rate of 800 V/ mu s (for a positive input step) and whose mask layout was done in three days.<<ETX>>

[1]  K. Lehmann,et al.  A versatile building-block for high-speed current-mode analog ICs , 1991, Euro ASIC '91.

[2]  B. Boutherin,et al.  Layout automation of CMOS analog building blocks with CADENCE , 1990, [Proceedings] EURO ASIC `90.

[3]  R. Klinke,et al.  A Very High Slew-Rate Dynamic CMOS Operational Amplifier , 1988, ESSCIRC '88: Fourteenth European Solid-State Circuits Conference.

[4]  Robert G. Meyer,et al.  Analysis and Design of Analog Integrated Circuits , 1993 .