A high-speed ATM switch architecture using random access input buffers and multi-cell-time arbitration

We introduce a new high-speed ATM switch using random access input buffers (RAIB) and multi-cell-time arbitration (MCTA), and evaluate its performance for uniform traffic by a numerical method and by computer simulations. The switch has N same input modules each of which is similar to the common shared buffer switch. N address buffers (ABs) in the input module are used for the N output, and the ABs for a certain output in different input modules are controlled by an external arbitrator. The MCTA arbitration is employed in order to reduce the required arbitration rate as well as to provide the guard time when the switch is operated at a very high-speed. In MCTA arbitration, the service order of two or more cells destined for the same output is determined by one arbitration, but the cells are transmitted one by one in each time slot.

[1]  Jung-Hoon Paik,et al.  A high-speed arbitration scheme for an input buffering ATM switch architecture , 1996, Proceedings of APCCAS'96 - Asia Pacific Conference on Circuits and Systems.

[2]  Mark J. Karol,et al.  Queueing in high-performance packet switching , 1988, IEEE J. Sel. Areas Commun..

[3]  Aftab Ahmad,et al.  Performance comparison of high-speed input-buffered ATM switches , 1997, IEEE ATM '97 Workshop Proceedings (Cat. No.97TH8316).

[4]  Zhu Tao,et al.  A new way to share buffer-grouped input queueing in ATM switching , 1994, 1994 IEEE GLOBECOM. Communications: The Global Bridge.

[5]  Leonard Kleinrock,et al.  The odd-even input-queueing ATM switch: performance evaluation , 1996, Proceedings of ICC/SUPERCOMM '96 - International Conference on Communications.

[6]  崔 永福 Switching architectures in optical ATM networks , 1996 .