A sigma-delta based PLL for non-sinusoidal waveforms
暂无分享,去创建一个
The authors describe a phase-locked loop architecture for the locking of nonsinusoidal waveforms. It is based on the generation of the locking signal by means of a proper waveform synthesizer. The free-running frequency of the synthesizer is dynamically adjusted to ensure a suitable lock range. The system has been functionally analyzed and simulated, and its feasibility has been demonstrated. The lock range can extend over more than one decade. The system is suited to implementation using an oversampling approach. The reference waveform is generated with the direct-digital synthesis technique, which obtains the digital representation of the required locking signal by means of a proper ROM. This is converted into a sigma-delta flow by a digital sigma-delta modulator, and is then multiplied by the sigma-delta flow which represents the input signal. The filters and the processing circuits included in the system were realized with digital techniques.<<ETX>>
[1] F. Maloberti,et al. Processing of signals in their oversampled delta-sigma domain , 1991, China., 1991 International Conference on Circuits and Systems.
[2] Franco Maloberti,et al. A direct-digital synthesizer with improved spectral performance , 1991, IEEE Trans. Commun..
[3] B. Gold,et al. A digital frequency synthesizer , 1971 .