Double edge class BD hybrid DPWM implementation using linearized LBDD algorithm

In the paper we propose a novel architecture and implementation of 10-bit Digital Pulse Width Modulator (DPWM) circuit based on previously known building blocks. Linearized Class-BD Double-sided (LBDD) algorithm has been used to calculate the DPWM signals of the 10-bit resolution hybrid DPWM for a Class-D digital audio amplifier. Noise-shaping process is used to support high fidelity with feasible values of time resolution. The proposed DPWM circuit is composed of two 6-bit counters and one Analog Delay Locked Loop (ADLL) using 4-bit tapped delay line. A dual ADLL employing coarse and fine programmable delay elements has been presented elsewhere [12]. The proposed 10-bit DPWM circuit, at switching frequency of 352.8 kHz, clock frequency of 45 MHz allows to attain SNR of 120 dB and THD of the output signal less than 0,1% within the audio baseband and modulation index of 0.98. Basic verification of circuit manufacturability and simulation results (Monte Carlo analysis) for one CMOS process are presented.

[1]  Jacek Jasielski,et al.  An analog dual delay locked loop using coarse and fine programmable delay elements , 2013, Proceedings of the 20th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2013.

[2]  V. Yousefzadeh,et al.  Hybrid DPWM with Digital Delay-Locked Loop , 2006, 2006 IEEE Workshops on Computers in Power Electronics.

[3]  Bah-Hwee Gwee,et al.  A Review of Design Methods for Digital Modulators , 2007, 2007 International Symposium on Integrated Circuits.

[4]  Bah-Hwee Gwee,et al.  A micropower low-distortion digital pulsewidth modulator for a digital class D amplifier , 2002 .

[5]  Aleksandar Prodic,et al.  High-frequency digital PWM controller IC for DC-DC converters , 2003 .

[6]  Xiaobo Wu,et al.  Hybrid DPWM with Analog Delay Locked Loop , 2010 .

[7]  Philip T. Krein,et al.  High-fidelity PWM inverter for digital audio amplification: Spectral analysis, real-time DSP implementation, and results , 2003 .

[8]  Karsten Nielsen,et al.  A Review and Comparison of Digital PWM Methods for Digital Pulse Modulation Amplifier (PMA) Systems , 1999 .

[9]  Germano Nicollini,et al.  A 1 W 104 dB SNR Filter-Less Fully-Digital Open-Loop Class D Audio Amplifier With EMI Reduction , 2012, IEEE Journal of Solid-State Circuits.

[10]  O. Garcia,et al.  FPGA-Based Digital Pulsewidth Modulator With Time Resolution Under 2 ns , 2008, IEEE Transactions on Power Electronics.

[11]  Karsten Nielsen,et al.  Audio Power Amplifier Techniques with Energy Efficient Power Conversion , 1998 .

[12]  Marco Berkhout,et al.  Class-D Audio Amplifiers in Mobile Applications , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.