Double edge class BD hybrid DPWM implementation using linearized LBDD algorithm
暂无分享,去创建一个
Ireneusz Brzozowski | Jacek Jasielski | Witold Machowski | Stanislaw W. Kuta | Wojciech Kolodziejski
[1] Jacek Jasielski,et al. An analog dual delay locked loop using coarse and fine programmable delay elements , 2013, Proceedings of the 20th International Conference Mixed Design of Integrated Circuits and Systems - MIXDES 2013.
[2] V. Yousefzadeh,et al. Hybrid DPWM with Digital Delay-Locked Loop , 2006, 2006 IEEE Workshops on Computers in Power Electronics.
[3] Bah-Hwee Gwee,et al. A Review of Design Methods for Digital Modulators , 2007, 2007 International Symposium on Integrated Circuits.
[4] Bah-Hwee Gwee,et al. A micropower low-distortion digital pulsewidth modulator for a digital class D amplifier , 2002 .
[5] Aleksandar Prodic,et al. High-frequency digital PWM controller IC for DC-DC converters , 2003 .
[6] Xiaobo Wu,et al. Hybrid DPWM with Analog Delay Locked Loop , 2010 .
[7] Philip T. Krein,et al. High-fidelity PWM inverter for digital audio amplification: Spectral analysis, real-time DSP implementation, and results , 2003 .
[8] Karsten Nielsen,et al. A Review and Comparison of Digital PWM Methods for Digital Pulse Modulation Amplifier (PMA) Systems , 1999 .
[9] Germano Nicollini,et al. A 1 W 104 dB SNR Filter-Less Fully-Digital Open-Loop Class D Audio Amplifier With EMI Reduction , 2012, IEEE Journal of Solid-State Circuits.
[10] O. Garcia,et al. FPGA-Based Digital Pulsewidth Modulator With Time Resolution Under 2 ns , 2008, IEEE Transactions on Power Electronics.
[11] Karsten Nielsen,et al. Audio Power Amplifier Techniques with Energy Efficient Power Conversion , 1998 .
[12] Marco Berkhout,et al. Class-D Audio Amplifiers in Mobile Applications , 2010, IEEE Transactions on Circuits and Systems I: Regular Papers.