Variability of Inversion-Mode and Junctionless FinFETs due to Line Edge Roughness
暂无分享,去创建一个
[1] A. Asenov. Random dopant induced threshold voltage lowering and fluctuations in sub-0.1 /spl mu/m MOSFET's: A 3-D "atomistic" simulation study , 1998 .
[2] Andrew R. Brown,et al. Simulation of intrinsic parameter fluctuations in decananometer and nanometer-scale MOSFETs , 2003 .
[3] Shimeng Yu,et al. 3-D simulation of geometrical variations impact on nanoscale FinFETs , 2008, 2008 9th International Conference on Solid-State and Integrated-Circuit Technology.
[4] S. Ganguly,et al. Bulk Planar Junctionless Transistor (BPJLT): An Attractive Device Alternative for Scaling , 2011, IEEE Electron Device Letters.
[5] E.. Baravelli,et al. Impact of Line-Edge Roughness on FinFET Matching Performance , 2007, IEEE Transactions on Electron Devices.
[6] A. Kranti,et al. Junctionless nanowire transistor (JNT): Properties and design guidelines , 2010, 2010 Proceedings of the European Solid State Device Research Conference.
[7] Jean-Pierre Colinge,et al. Performance estimation of junctionless multigate transistors , 2010 .
[8] Sung-Jin Choi,et al. Sensitivity of Threshold Voltage to Nanowire Width Variation in Junctionless Transistors , 2011, IEEE Electron Device Letters.
[9] Osama M. Nayfeh,et al. Calibrated Hydrodynamic Simulation of Deeply-Scaled Well-Tempered Nanowire Field Effect Transistors , 2007 .
[10] Chi-Woo Lee,et al. Nanowire transistors without junctions. , 2010, Nature nanotechnology.