A 1 Gb 2 GHz 128 GB/s Bandwidth Embedded DRAM in 22 nm Tri-Gate CMOS Technology
暂无分享,去创建一个
Swaroop Ghosh | Umut Arslan | Nabhendra Bisnik | Shigeki Tomishima | Fatih Hamzaoglu | Yih Wang | Kevin Zhang | Randy B. Osborne | Mesut Meterelliyoz | Manoj B. Lal | Nick Lindert | Joodong Park | N. Lindert | Kevin Zhang | F. Hamzaoglu | Yih Wang | M. Meterelliyoz | Swaroop Ghosh | U. Arslan | N. Bisnik | M. Lal | R. Osborne | Joo-Cheol Park | S. Tomishima
[1] Sreedhar Natarajan,et al. A 500MHz Random-Access Embedded 1Mb DRAM Macro in Bulk CMOS , 2008, 2008 IEEE International Solid-State Circuits Conference - Digest of Technical Papers.
[2] Erik Nelson,et al. A 45nm SOI embedded DRAM macro for POWER7TM 32MB on-chip L3 cache , 2010, 2010 IEEE International Solid-State Circuits Conference - (ISSCC).
[3] Y. Hayashi,et al. A novel cylinder-type MIM capacitor in porous low-k film (CAPL) for embedded DRAM with advanced CMOS logics , 2010, 2010 International Electron Devices Meeting.
[4] Kevin Zhang,et al. A 4.6GHz 162Mb SRAM design in 22nm tri-gate CMOS technology with integrated active VMIN-enhancing assist circuitry , 2012, 2012 IEEE International Solid-State Circuits Conference.
[5] Umut Arslan,et al. Retention time optimization for eDRAM in 22nm tri-gate CMOS technology , 2013, 2013 IEEE International Electron Devices Meeting.
[6] R. Brain,et al. A 22nm high performance embedded DRAM SoC technology featuring tri-gate transistors and MIMCAP COB , 2013, 2013 Symposium on VLSI Technology.
[7] Wei Chen,et al. 5.4 Ivytown: A 22nm 15-core enterprise Xeon® processor family , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).
[8] Wilfred Gomes,et al. 5.9 Haswell: A family of IA 22nm processors , 2014, 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC).
[9] Rajesh Kumar,et al. Haswell: A Family of IA 22 nm Processors , 2015, IEEE Journal of Solid-State Circuits.