Delay modeling and timing of bipolar digital circuits
暂无分享,去创建一个
[1] Gary D. Hachtel,et al. Implication Algorithms for MOS Switch Level Functional Macromodeling, Implication and Testing , 1982, 19th Design Automation Conference.
[2] Robert E. Tarjan,et al. Depth-First Search and Linear Graph Algorithms , 1972, SIAM J. Comput..
[3] J. Hayes. A unified switching theory with applications to VLSI design , 1982, Proceedings of the IEEE.
[4] Resve Saleh,et al. Analysis and Design of Digital Integrated Circuits , 1983 .
[5] Mohamed I. Elmasry,et al. Digital bipolar integrated circuits , 1983 .
[6] A. Gupta,et al. Design Aids for the Simulation of Bipolar Gate Arrays , 1983, 20th Design Automation Conference Proceedings.
[7] Saburo Muroga,et al. VLSI system design , 1982 .
[8] Gary D. Hachtel,et al. Implication Algorithms for MOS Switch Level Functional Macromodeling, Implication and Testing , 1982, DAC 1982.
[9] Randal E. Bryant,et al. A Switch-Level Model and Simulator for MOS Digital Systems , 1984, IEEE Transactions on Computers.
[10] Daniel G. Saab,et al. Switch-Level Logic Simulation of Digital Bipolar Circuits , 1987, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.