Research of segmented 8bit voltage-mode R-2R ladder DAC

Modeling for voltage-mode R-2R ladder digital to analog converter (DAC) is introduced in this paper. By analyzing the mismatch of resistors in ladder, the DNL and INL calculation expression are obtained. In order to achieve a higher accuracy, segmentation is used in DAC. Five different segmentation methods are compared and 3+5 segmentation structure is chosen to achieve best DNL and INL performance. For post calibration, a code-dependent current consumption expression is derived from the input impedance of R-2R ladder. A 3+5 segmented DAC based on this modeling is implemented in a standard 0.18μm CMOS process. The post simulation results show that DNL and INL are bounded at 0.30 and 0.32LSB.

[2]  David A. Johns,et al.  Analog Integrated Circuit Design , 1996 .

[3]  Degang Chen,et al.  A high resolution and high accuracy R-2R DAC based on ordered element matching , 2013, 2013 IEEE International Symposium on Circuits and Systems (ISCAS2013).

[4]  Yvon Savaria,et al.  Laser Fine-Tuneable Deep-Submicrometer CMOS 14-bit DAC , 2008, IEEE Transactions on Circuits and Systems I: Regular Papers.

[5]  Michael Peter Kennedy On the robustness of R-2R ladder DACs , 2000 .

[6]  Yvon Savaria,et al.  Modeling R-2R Segmented-Ladder DACs , 2010, IEEE Trans. Circuits Syst. I Regul. Pap..